

# Digital System Design

**Hajar Falahati** 

hfalahati@ipm.ir
hfalahati@ce.sharif.edu



#### Outline

- Deeper on Verilog
  - Wires
  - Rules





## Module Fundamentals

# Let's Start With Some Examples

Implement an 8-bit adder

#### 1-bit Full Adder

```
Port list and their declarations
         name of
                                     (inputs and outputs)
         module
module FA (intput a, b, cin, output s, cout);
       wire t1, t2, t3;
       xor (t1, a, b);
       xor (s, t1, cin);
       and (t2, a, b);
       and (t3, t1, cin);
       or (cout, t2, t3);
endmodule
```

#### 8-bit Adder

```
module adder-8bit (input [7:0] a, b, output [7:0] s, output cout);
       wire [6:0] c;
         FA fa0 (a[0], b[0], 1'b0, s[0], c[0]);
          FA fa1 (a[1], b[1], c[0], s[1], c[1]);
          FA fa2 (a[2], b[2], c[1], s[2], c[2]);
          FA fa3 (a[3], b[3], c[2], s[3], c[3]);
          FA fa4 (a[4], b[4], c[3], s[4], c[4]);
          FA fa5 (a[5], b[5], c[4], s[5], c[5]);
          FA fa6 (a[6], b[6], c[5], s[6], c[6]);
          FA fa7 (a[7], b[7], c[6], s[7], cout);
endmodule
module FA (input a, b, cin, output s, cout);
       wire t1, t2, t3;
       xor (t1, a, b);
       xor (s, t1, cin);
       and (t2, a, b);
       and (t3, t1, cin);
       or (cout, t2, t3);
endmodule
```

#### Important Module Rules

```
module adder-8bit (input [7:0] a,b, output [7:0] s, output cout);
        wire [6:0] c;
           FA fa0 (a[0], b[0], 1'b0, s[0], c[0]);
           FA fa1 (a[1], b[1], c[0], s[1], c[1]);
           FA fa2 (a[2], b[2], c[1], s[2], c[2]);
           FA fa3 (a[3], b[3], c[2], s[3], c[3]);
           FA fa4 (a[4], b[4], c[3], s[4], c[4]);
           FA fa5 (a[5], b[5], c[4], s[5], c[5]);
           FA fa6 (a[6], b[6], c[5], s[6], c[6]);
           FA fa7 (a[7], b[7], c[6], s[7], cout);
endmodule
module FA (input a, b, cin, output s, cout);
        wire t1, t2, t3;
        xor (t1, a, b);
        xor (s, t1, cin);
        and (t2, a, b);
        and (t3, t1, cin);
        or (cout, t2, t3);
endmodule
```

#### Important Module Rules

```
module adder-8bit (input [7:0] a,b, output [7:0] s, output cout);
         wire [6:0] c;
             FA fa0 (a[0], b[0], 1'b0, s[0], c[0]);
             FA fa1 (a[1], b[1], c[0], s[1], c[1]);
             FA fa2 (a[2], b[2], c[1], s[2], c[2]);
             FA fa3 (a[3], b[3], c[2], s[3], c[3]);
             FA fa4 (a[4], b[4], c[3], s[4], c[4]);
            FA fa5 (a[5], b[5], c[4], s[5], c[5]);
FA fa6 (a[6], b[6], c[5], s[6], c[6]);
FA fa7 (a[7], b[7], c[6], s[7], cout);
endmodule
module FA (input a, b, cin, output s, cout);
         wire t1, t2, t3;
         xor (t1, a, b);
         xor (s, t1, cin);
          and (t2, a, b);
         and (t3, t1, cin);
         or (cout, t2, t3);
```

endmodule

#### Module instantiation

- Creating objects (a.k.a., instance)
- Nested ALLOWED



#### Important Module Rules

```
module adder-8bit (input [7:0] a,b, output [7:0] s, output cout);
         wire [6:0] c;

    Module instantiation

            FA fa0 (a[0], b[0], 1'b0, s[0], c[0]);
            FA fa1 (a[1], b[1], c[0], s[1], c[1]);
                                                                             Creating objects (a.k.a., instance)
            FA fa2 (a[2], b[2], c[1], s[2], c[2]);
            FA fa3 (a[3], b[3], c[2], s[3], c[3]);

    Nested ALLOWED

            FA fa4 (a[4], b[4], c[3], s[4], c[4]);
            FA fa5 (a[5], b[5], c[4], s[5], c[5]);
FA fa6 (a[6], b[6], c[5], s[6], c[6]);
FA fa7 (a[7], b[7], c[6], s[7], cout);
            module FA (input a, b, cin, output s, cout);
                 endmodule
endmodule
module FA (input a, b, cin, output s, cout);
                                                    Module definition
         wire t1, t2, t3;
         xor (t1, a, b);

    Nested NOT ALLOWED

         xor (s, t1, cin);
         and (t2, a, b);
         and (t3, t1, cin);
         or (cout, t2, t3);
endmodule
```









# Signals

### Signals





- For interconnecting logic elements (LEs)
- To connect an output of a logic element to the input of another LE









#### Reg?!



```
module Test-Module (a, y);
input a;
output y;
wire w;
reg y;
endmodule
```

#### Reg?

What is this funny reg statement?

Is this the how you create a register in Verilog

module Test-Module (a, y);
input a;
output y;
wire w;
reg y;
......
endmodule

Noooo!
Whoever decided on the reg syntax
really MESSED THINGS
UP!



#### Reg Type

- In Verilog a reg is just a variable
- When you see reg think variable not hardware register
- reg variable may or may not actually represent a hardware register

```
module Test-Module (a, y);
input a;
output y;
wire w;
reg y;
......
endmodule
```





#### Reg Type: Example

#### **Not Register**

```
reg C;
always @ (a,b)
C = a+b;
```





#### Register

```
reg C;
always @ (posedge Clk)
     C <= a+b;</pre>
```





Verilog

- Corresponds to a circuit node
  - o Not necessarily a register!
- Allow a circuit to be described in terms of its behavior
- Retains its value until it is overwritten by a subsequent assignment



#### Signal Type: Example



#### Signal Type: Example



- wire
  - Declarations are not necessary as Verilog assumes that signals
- reg
  - Declarations is required

```
module Test-Module (a,
y);
    input a;
    output y;
    wire w;

wire a;
    reg y;
    ......
endmodule
```

### Signal Types: Example



#### Signal Types: Example

```
module DUT (s, Out);
                                                                             Out
              input [3:0] s;
Ports
              output [2:0] Out;
                                                                                       DUT
                                                                  DUT
              wire [2:0] Out;
Signals
              reg [2:0] Count;
              integer k; ←
                                         Loop counter
                                                                             Wire
                                                                       (for interconnection)
              Count = 0;
              for (k=0; k<4; k=k+1)
Code
                if (s[k])
 Body
                   Count = Count + 1; \leftarrow
                                          ———— ";" at the end of each line
              assign Out = Count;
           endmodule
```

#### Signal Range





reg C; wire B;

reg [10:0] Data; reg [0:6] S; wire [7:4] B;

Each element of a bus can be accessed

assign a = Data[8];

#### Signal Name



#### Signal Name: Identifier



Any character between start and end

newline)

The start and whitespace are not part of the identifier

#### Signal Name: Keywords



#### Signal Value



#### Signal Value



## Floating Signals

- Signal that is not driven by any circuit
  - Open circuit
  - Floating wire
  - High impedance
  - Hi-Z
  - Tri-state





## Multiple Drivers!

- Consider a node that is connected to multiple drivers
- What is the value of node?



## The Value in Multiple Drivers?

- Consider a node that is connected to multiple drivers
- What is the value of node?
  - Signal strength will help you <sup>©</sup>



## Signal Strength

Resolving the contention among different drivers

Digital

- Multiple drivers with different strength level and different values
  - The driver with stronger strength level determines the value
- Multiple drivers with the same strength level and different values

|           | <del>_</del>   | $\bigcup_{1}^{0}$ |
|-----------|----------------|-------------------|
| Strongest | 0              |                   |
|           | 1              | Strongest         |
|           | <del>X</del> _ |                   |

X: Unknown

The value is unknown

| Strength Level | Туре           | Degree   |
|----------------|----------------|----------|
| supply         | Driving        | Strogest |
| strong         | Driving        |          |
| pull           | Driving        |          |
| large          | Storage        |          |
| weak           | Driving        |          |
| medium         | Storage        |          |
| small          | Storage        |          |
| highz          | High Impedance | weakest  |

## Ports

## Remember

- Internals of the module are not visible to the environment
- Internals can be changed



### Port

- Interface
- Ports are visible to the environment
- The interface (ports) is not changed
- Port definition
  - Port list
  - Port mode
  - Port type



### Port List



### Port Mode

#### input

Input port

#### output

Output port

#### inout

Bidirectional port

```
DUT Output
Signals
inout
Body
module
```

```
module sampleVerilog (a, b, c, y);
input a;
input b;
inout c;
output y;
.....
endmodule
```

```
module fullAdder4 (sum, c_out, a, b, c_in);
    output [3:0] sum;
    output c_out;
    input [3:0] a, b;
    input c_in;
    .....
endmodule
```

## Port Type

- All ports are wire by default
- No need to declare it again as wire
- Need to declare it again as reg
  - Only valid for output ports

```
output [3:0] B; Combined output reg [3:0] B;
```

```
module DUT (A, B, C)
  input A;
  output [3:0] B;
  inout C;
                           Optional
                           Optional
                           Mandatory
   Signals
   Body-code
endmodule
```

### **Port Parts**

#### Internally

- Internal to module (when defining the module)
- Input port → type *net*
- Output port → type reg or net
- Inout port → type *net*

#### Externally

- External to module (when instantiating the module)
- Input port → type reg or net
- Output port → type net
- Inout port → type *net*



## Port Mapping

- Connecting by order list
  - More intuitive for beginners
  - Few ports

```
module FA(sum, cout, a, b, c_in);
...
endmodule
```

```
rmodule Top;
    reg [3:0] A, B;
    reg C_IN;
    wire [3:0] SUM;
    wire C_OUT;

// instantiate the design block
FA fa0(SUM, C_OUT, A, B, C_IN);
endmodule
```

## Port Mapping

```
module FA(sum, cout, a, b, c_in);
...
endmodule
```

- Connecting by name
  - More ports
  - Independent from order of ports

```
module Top;
    reg [3:0] A, B;
    reg C_IN;
    wire [3:0] SUM;
    wire C_OUT;

// instantiate the design block
FA fa0(.cout(C_OUT), .sum(SUM), .b(B), .a(A));
endmodule
```

## Port Mapping

 Connecting by order list Connecting by name More intuitive for beginners More ports Independent from order of ports Few ports module FA(sum, cout, a, b, c in); endmodule module Top; module Top; reg [3:0] A, B; reg [3:0] A, B; reg C IN; reg C IN; wire [3:0] SUM; wire [3:0] SUM; wire C OUT; wire C OUT; // instantiate the design block \ // instantiate the design block FA fa0(.cout(C OUT), .sum(SUM), .b(B), .a(A)); FA fa0(SUM, C OUT, A, B, C IN); endmodule endmodule

<top-module-name>.<instance-name>.<identifier>

### Port Connection Rule

- Width matching
  - Legal to connect items of different sizes
  - Verilog simulator may issue a warning
- Unconnected ports
  - Allowed in Verilog

```
module adder-8bit(input [7:0] a,b, output [7:0] s, output cout);
         wire [6:0] c;
         FA fa0 (a[0], b[0], 1'b0, s[0], c[0]);
          FA fa1 (a[1], b[1], c[0], s[1], c[1]);
          FA fa2 (a[2], b[2], c[1], s[2], c[2]);
          FA fa3 (a[3], b[3], c[2], s[3], c[3]);
          FA fa4 (a[4], b[4], c[3], s[4], c[4]);
          FA fa5 (a[5], b[5], c[4], s[5], c[5]);
          FA fa6 (a[6], b[6], c[5], s[6], c[6]);
          FA fa7 (a[7], , c[6], s[7], cout);
endmodule
module FA (int a, b, cin, output s, cout);
       wire t1, t2, t3;
       xor (t1, a, b);
       xor (s, t1, cin);
       and (t2, a, b);
       and (t3, t1, cin);
       or (cout, t2, t3);
endmodule
```

### Hierarchical Identifier

- Every signal, variable, or module instance has a unique identifier
- Same identifier at different hierarchy levels
- Unique identifier at each hierarchy levels

<top-module-name>.<instance-name>.<identifier>



# Hierarchical Identifier: Example

```
module fullAdder4(output reg [3:0] sum,
output reg c_out,
input [3:0] a, b,
input c_in);
...
endmodule
```

```
module top;
   reg [3:0] A, B;
   reg c_in;
   reg [3:0] sum;
   wire c_out;
//instantiate the design block
fullAdder4 fa0(sum, c_out, a, b, c_in);
....
endmodule
```



top.sum

top.fa0.sum

### Are These Codes Correct?

```
module top;
    reg [3:0] A, B;
    reg c_in;
    reg [3:0] sum;
    wire c_out;

//instantiate the design block
fullAdder4 fa0(sum, c_out, a, b, c_in);
....
endmodule
```

# Are These Codes Correct? Illegal

```
module top;
    reg [3:0] A, B;
    reg c_in;
    reg [3:0] sum;
    wire c_out;

//instantiate the design block
fullAdder4 fa0(sum, c_out, a, b, c_in);
....
endmodule
```

# Are These Codes Correct? Illegal

```
module top;
  reg [3:0] A, B;
  reg c_in;
  wire [3:0] sum;
  wire c_out;

//instantiate the design block
fullAdder4 fa0(sum, c_out, A, B, c_in);
....
endmodule
```

## Port Connection Rule (cont'd)



## Parameters

# Writing More Reusable Verilog Code

- We have a module that can compare two 4-bit numbers
- What if in the overall design we need to compare:
  - 5-bit numbers?
  - 6-bit numbers?
  - 0
  - N-bit numbers?
  - Writing code for each case looks tedious

What could be a better way?

### Parameterized Modules

Define module parameters

### Parameters

- Used as a "constant" to facilitate coding
- Can be overridden for each module at compile-time
- Can be changed from outside of the module
- Provide flexible hardware programming
- Syntax:
  - parameter "param" = "value";

```
parameter port_id = 5;
parameter cache_line_width = 256;
parameter bus_width = 8;

wire [bus_width - 1: 0] bus;
```

```
module DU;T (s, Out)

parameter n = 3;
parameter S0 = 4'b1010;

input [n-1:0] s;
output [n:0] Out;

wire [n:0] Out;
assign Out = S0;
endmodule
```

## Example

```
module test-param();
    parameter id_num = 0;
...
endmodule

module top();

test-param tp1();
  test-param tp2();
  test-param tp2();
  defparam tp1.id_num = 1, tp2.id_num = 2;
endmodule
```

### Local Parameters

- Defined inside a module
- Cannot be changed from outside of the module
- •Syntax:
  - o localparam "param" = "value";

```
localparam state1 = 4'b0001;

state2 = 4'b0010;

state3 = 4'b0100;

state4 = 4'b1000;
```

## Operations for HDL Simulation

- Compilation/Parsing
- Elaboration
  - Binding modules to instances
  - Build hierarchy
  - Compute parameter values
  - Establish net connectivity
- Simulation

### Generate Block

- Dynamically generate Verilog code at elaboration time
- Variants:
  - Generate loop
  - Generate conditional
  - Generate case
- Generate blocks can be nested!
- Nested loops cannot use the same genvar variable

## Generate Loop

```
module bitwise_xor (output [N-1:0] out, input [N-1:0] i0, i1);
    parameter N = 32;

    genvar j;// This variable does not exist during simulation

    generate for (j=0; j<N; j=j+1)
        begin: xor_loop
        xor g1 (out[j], i0[j], i1[j]);
    end
    endgenerate//end of the generate block

endmodule</pre>
```

### Generate Conditional

```
module multiplier (
                   output [product width-1:0] product,
                   input [a0 width-1:0] a0,
                   input [a1 width-1:0] a1);
          parameter a0 width = 8;
          parameter a1_width = 8;
          Localparam product width = a0 width + a1 width;
          generate
             if(a0 width < 8) || (a1 width < 8)
                 multiplier type1 #(a0 width , a1 width ) m0 (product, a0, a1);
             else
                 multiplier type2 #(a0 width , a1 width ) m0 (product, a0, a1);
          endgenerate
endmodule
```

### Generate Case

```
module adder (output co, output [N-1:0] sum, input [N-1:0] a0, a1, input ci);

    parameter N = 8;

    generate
    case (N)
        1: adder_1bit adder1(c0, sum, a0, a1, ci);
        2: adder_2bit adder2(c0, sum, a0, a1, ci);
        default: adder_cla #(N) adder3(c0, sum, a0, a1, ci);
    endcase
    endgenerate

endmodule
```

## Example: Ripple Carry Adder

```
module ripple adder (input [N-1:0] a,b, input cin, output [N-1:0] sum, output cout);
          parameter N = 4;
          wire [N:0] carry;
          buf b1 (carry[0], cin);
          buf b2 (cout, carry[N]);
          genvar i;
          generate for (i = 0; i < N; i = i + 1)
               begin: r loop
                    wire t1, t2, t3;
                    xor g1 (t1, a0[i], a1[i]);
                    xor g2 (sum[i], t1, carry[i]);
                    and g3 (t2, a0[i], a1[i]);
                    and g4 (t3, t1, carry[i]);
                    or g5 (carry[i+1], t2, t3);
               end
          endgenerate
endmodule
```

# Body-Code

## Body-Code

- Consists of some statements
- Statements describe the circuit/module functionality
- In High-Level Language (HLL) all statement are sequential
  - Statements evaluated in the order and one-by-one
- Verilog Statement?

## Verilog statement



**Procedural statement** 

**Evaluated sequentially Order IS important** 

always @ (x, y)
begin
s = x ^ y;
c = x & y;
end

**Concurrent statement** 

**Evaluated** in parallel

**Order is NOT important** 

```
assign s = x ^ y;
assign c = x & y;
assign out = x | y;
```

## Thank You

